Espressif Systems /ESP32-H2 /APB_SARADC /INT_ST

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_ST

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (APB_SARADC_TSENS_INT_ST)APB_SARADC_TSENS_INT_ST 0 (APB_SARADC_THRES1_LOW_INT_ST)APB_SARADC_THRES1_LOW_INT_ST 0 (APB_SARADC_THRES0_LOW_INT_ST)APB_SARADC_THRES0_LOW_INT_ST 0 (APB_SARADC_THRES1_HIGH_INT_ST)APB_SARADC_THRES1_HIGH_INT_ST 0 (APB_SARADC_THRES0_HIGH_INT_ST)APB_SARADC_THRES0_HIGH_INT_ST 0 (APB_SARADC2_DONE_INT_ST)APB_SARADC2_DONE_INT_ST 0 (APB_SARADC1_DONE_INT_ST)APB_SARADC1_DONE_INT_ST

Description

digital saradc int register

Fields

APB_SARADC_TSENS_INT_ST

saradc tsens interrupt state

APB_SARADC_THRES1_LOW_INT_ST

saradc thres1 low interrupt state

APB_SARADC_THRES0_LOW_INT_ST

saradc thres0 low interrupt state

APB_SARADC_THRES1_HIGH_INT_ST

saradc thres1 high interrupt state

APB_SARADC_THRES0_HIGH_INT_ST

saradc thres0 high interrupt state

APB_SARADC2_DONE_INT_ST

saradc2 done interrupt state

APB_SARADC1_DONE_INT_ST

saradc1 done interrupt state

Links

() ()